Due to increasing CMOS process variability, optimization for yield has become one of the crucial tasks in Integrated Circuit (IC) design especially in analog IC design. This variability is getting worse with the continuous scaling of device dimensions and therefore degrades the IC fabrication outcome. This paper presents the yield optimization for low power second generation dual output current controlled current conveyor (DOCCCII). Current conveyors (CC) are getting significant attention in current analog ICs design due to their higher band-width, greater linearity, larger dynamic range, simpler circuitry, lower power consumption and less chip area. Moreover CCCII has the advantage of electronic tunability at its intrinsic resistance terminal via a bias current. The net list of given DOCCCII circuit has been simulated in Eldo using 65nm CMOS mixed signal Low-K EVTD TSMC process development kit (PDK) with ±0.6V, low-Vt devices with statistical models. All verification, sizing and optimization analysis have been performed using the commercially available WiCkeD toolset from MunEDA at worst case operating conditions. Monte Carlo analysis has also been performed to verify the robustness of the circuit. ©2012 IEEE.

Yield optimization for low power current controlled current conveyor / Abbas, Zia; M., Yakupov; Olivieri, Mauro; A., Ripp; G., Strobe. - STAMPA. - (2012). (Intervento presentato al convegno 2012 25th Symposium on Integrated Circuits and Systems Design, SBCCI 2012 tenutosi a Brasilia nel 30 August 2012 through 2 September 2012).

Yield optimization for low power current controlled current conveyor

ABBAS, ZIA;OLIVIERI, Mauro;
2012

Abstract

Due to increasing CMOS process variability, optimization for yield has become one of the crucial tasks in Integrated Circuit (IC) design especially in analog IC design. This variability is getting worse with the continuous scaling of device dimensions and therefore degrades the IC fabrication outcome. This paper presents the yield optimization for low power second generation dual output current controlled current conveyor (DOCCCII). Current conveyors (CC) are getting significant attention in current analog ICs design due to their higher band-width, greater linearity, larger dynamic range, simpler circuitry, lower power consumption and less chip area. Moreover CCCII has the advantage of electronic tunability at its intrinsic resistance terminal via a bias current. The net list of given DOCCCII circuit has been simulated in Eldo using 65nm CMOS mixed signal Low-K EVTD TSMC process development kit (PDK) with ±0.6V, low-Vt devices with statistical models. All verification, sizing and optimization analysis have been performed using the commercially available WiCkeD toolset from MunEDA at worst case operating conditions. Monte Carlo analysis has also been performed to verify the robustness of the circuit. ©2012 IEEE.
2012
2012 25th Symposium on Integrated Circuits and Systems Design, SBCCI 2012
deterministic nominal optimization; docccii; feasibility; monte carlo; worst case distance; yield
04 Pubblicazione in atti di convegno::04b Atto di convegno in volume
Yield optimization for low power current controlled current conveyor / Abbas, Zia; M., Yakupov; Olivieri, Mauro; A., Ripp; G., Strobe. - STAMPA. - (2012). (Intervento presentato al convegno 2012 25th Symposium on Integrated Circuits and Systems Design, SBCCI 2012 tenutosi a Brasilia nel 30 August 2012 through 2 September 2012).
File allegati a questo prodotto
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11573/530581
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo

Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 7
  • ???jsp.display-item.citation.isi??? ND
social impact