An architecture for MDAC stages with low sensitivity to finite opamp gain is proposed, that allows designing high-precision pipeline ADCs in deep submicron technologies. The standard MDAC architecture is modified by inserting a voltage follower in the feedback path, and zero gain error is achieved if a relationship between the gain of the main opamp and of the opamp used in the voltage follower is satisfied. Simulations using 65-nm CMOS technology are presented to assess the validity of the proposed solution, that allows achieving low sensitivity to finite opamp gain even in case of mismatches in the relationship between the gains of the opamps. © 2011 IEEE.

An MDAC architecture with low sensitivity to finite opamp gain / Centurelli, Francesco; Monsurro', Pietro; Trifiletti, Alessandro. - (2011), pp. 589-592. (Intervento presentato al convegno 2011 20th European Conference on Circuit Theory and Design, ECCTD 2011 tenutosi a Linkoping nel 29 August 2011 through 31 August 2011) [10.1109/ecctd.2011.6043597].

An MDAC architecture with low sensitivity to finite opamp gain

CENTURELLI, Francesco;MONSURRO', PIETRO;TRIFILETTI, Alessandro
2011

Abstract

An architecture for MDAC stages with low sensitivity to finite opamp gain is proposed, that allows designing high-precision pipeline ADCs in deep submicron technologies. The standard MDAC architecture is modified by inserting a voltage follower in the feedback path, and zero gain error is achieved if a relationship between the gain of the main opamp and of the opamp used in the voltage follower is satisfied. Simulations using 65-nm CMOS technology are presented to assess the validity of the proposed solution, that allows achieving low sensitivity to finite opamp gain even in case of mismatches in the relationship between the gains of the opamps. © 2011 IEEE.
2011
2011 20th European Conference on Circuit Theory and Design, ECCTD 2011
pipeline adc; analog-to-digital converters; switched-capacitors
04 Pubblicazione in atti di convegno::04b Atto di convegno in volume
An MDAC architecture with low sensitivity to finite opamp gain / Centurelli, Francesco; Monsurro', Pietro; Trifiletti, Alessandro. - (2011), pp. 589-592. (Intervento presentato al convegno 2011 20th European Conference on Circuit Theory and Design, ECCTD 2011 tenutosi a Linkoping nel 29 August 2011 through 31 August 2011) [10.1109/ecctd.2011.6043597].
File allegati a questo prodotto
File Dimensione Formato  
Centurelli_MDAC_2011.pdf

solo gestori archivio

Tipologia: Versione editoriale (versione pubblicata con il layout dell'editore)
Licenza: Tutti i diritti riservati (All rights reserved)
Dimensione 451.05 kB
Formato Adobe PDF
451.05 kB Adobe PDF   Contatta l'autore

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11573/395181
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 0
  • ???jsp.display-item.citation.isi??? ND
social impact