We propose an inverting closed-loop amplifier architecture providing high input impedance and a theoretically zero gain error, without requiring infinitely large loop gain. The architecture is based on two nested amplifiers closed in feedback through a resistive network. A straightforward CMOS implementation is also given. Simulations using a 0.35-mum CMOS process are found in agreement with expected results. Monte Carlo simulations have also shown the robustness of the proposed approach against process tolerances
Inverting closed-loop amplifier architecture with reduced gain error and high input impedance / Monsurro', Pietro; S., Pennisi; Scotti, Giuseppe; Trifiletti, Alessandro. - (2006), pp. 1-4. (Intervento presentato al convegno 2006 IEEE International Symposium on Circuits and Systems tenutosi a Kos; Greece).
Inverting closed-loop amplifier architecture with reduced gain error and high input impedance
MONSURRO', PIETRO;SCOTTI, Giuseppe;TRIFILETTI, Alessandro
2006
Abstract
We propose an inverting closed-loop amplifier architecture providing high input impedance and a theoretically zero gain error, without requiring infinitely large loop gain. The architecture is based on two nested amplifiers closed in feedback through a resistive network. A straightforward CMOS implementation is also given. Simulations using a 0.35-mum CMOS process are found in agreement with expected results. Monte Carlo simulations have also shown the robustness of the proposed approach against process tolerancesFile | Dimensione | Formato | |
---|---|---|---|
Monsurrò_Inverting_2006.pdf
solo gestori archivio
Tipologia:
Versione editoriale (versione pubblicata con il layout dell'editore)
Licenza:
Tutti i diritti riservati (All rights reserved)
Dimensione
398.13 kB
Formato
Adobe PDF
|
398.13 kB | Adobe PDF | Contatta l'autore |
I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.