The ExaNeSt project started on December 2015 and is funded by EU H2020 research framework (call H2020-FETHPC-2014, n. 671553) to study the adoption of low-cost, Linux-based power-efficient 64-bit ARM processors clusters for Exascale-class systems. The ExaNeSt consortium pools partners with industrial and academic research expertise in storage, interconnects and applications that share a vision of an Euro-pean Exascale-class supercomputer. Their goal is designing and implementing a physical rack prototype together with its cooling system, the storage non-volatile memory (NVM) architecture and a low-latency interconnect able to test different options for interconnection and storage. Furthermore, the consortium is to provide real HPC applications to validate the system. Herein we provide a status report of the project initial developments.

The next generation of exascale-class systems: the ExaNeSt project / Ammendola, R.; Biagioni, A.; Cretaro, P.; Frezza, O.; Lo Cicero, F.; Lonardo, A.; Martinelli, M.; Paolucci, P. S.; Pastorelli, E.; Simula, F.; Vicini, P.; Taffoni, G.; Pascual, J. A.; Navaridas, J.; Lujan, M.; Goodacree, J.; Chrysos, N.; Katevenis, M.. - (2017), pp. 510-515. (Intervento presentato al convegno 20th Euromicro Conference on Digital System Design, DSD 2017 tenutosi a Vienna; Austria) [10.1109/DSD.2017.20].

The next generation of exascale-class systems: the ExaNeSt project

Cretaro P.;Lonardo A.;Pastorelli E.;
2017

Abstract

The ExaNeSt project started on December 2015 and is funded by EU H2020 research framework (call H2020-FETHPC-2014, n. 671553) to study the adoption of low-cost, Linux-based power-efficient 64-bit ARM processors clusters for Exascale-class systems. The ExaNeSt consortium pools partners with industrial and academic research expertise in storage, interconnects and applications that share a vision of an Euro-pean Exascale-class supercomputer. Their goal is designing and implementing a physical rack prototype together with its cooling system, the storage non-volatile memory (NVM) architecture and a low-latency interconnect able to test different options for interconnection and storage. Furthermore, the consortium is to provide real HPC applications to validate the system. Herein we provide a status report of the project initial developments.
2017
20th Euromicro Conference on Digital System Design, DSD 2017
ExaScale; high performance computing; interconnect; network
04 Pubblicazione in atti di convegno::04b Atto di convegno in volume
The next generation of exascale-class systems: the ExaNeSt project / Ammendola, R.; Biagioni, A.; Cretaro, P.; Frezza, O.; Lo Cicero, F.; Lonardo, A.; Martinelli, M.; Paolucci, P. S.; Pastorelli, E.; Simula, F.; Vicini, P.; Taffoni, G.; Pascual, J. A.; Navaridas, J.; Lujan, M.; Goodacree, J.; Chrysos, N.; Katevenis, M.. - (2017), pp. 510-515. (Intervento presentato al convegno 20th Euromicro Conference on Digital System Design, DSD 2017 tenutosi a Vienna; Austria) [10.1109/DSD.2017.20].
File allegati a questo prodotto
File Dimensione Formato  
Ammendola_Next-generation_2017.pdf

solo gestori archivio

Tipologia: Versione editoriale (versione pubblicata con il layout dell'editore)
Licenza: Tutti i diritti riservati (All rights reserved)
Dimensione 777.33 kB
Formato Adobe PDF
777.33 kB Adobe PDF   Contatta l'autore

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11573/1340380
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 15
  • ???jsp.display-item.citation.isi??? 13
social impact