# A low-voltage class-AB OTA exploiting adaptive biasing

Francesco Centurelli, Alessandro Fava, Mauro Olivieri, Pasquale Tommasino, Alessandro Trifiletti

Università di Roma La Sapienza DIET Dipartimento di Ingegneria dell'Informazione, Elettronica e Telecomunicazioni 00184 Roma, ITALY

Corresponding Author: Francesco Centurelli (francesco.centurelli@uniroma1.it)

#### Abstract

We present a low voltage approach to design an adaptive bias circuit for a class-AB input stage, and exploit it to design a fully-differential 0.6V class-AB symmetrical OTA that also features cascode dynamic biasing and a class-AB CMFB circuit. Simulations in 0.13µm CMOS technology show a 42x increase of the bias current when signal is applied, that yields a faster settling time with respect to a class-A OTA designed with the same static current. The OTA provides 43.6dB gain and good large-signal FOM when compared with sub-1V OTAs in the literature, and is still operational at 0.4V supply voltage.

### Keywords

Class AB, OTA, adaptive bias, low voltage, CMFB

#### 1. Introduction

Very low power consumption is a fundamental requirement in many electronic applications, where the energy supply, coming from a battery or even harvested from the environment, is often limited; moreover, an excessive power dissipation could in some cases (e.g. biomedical applications [1]) result in excessive heating of the surrounding environment.

A class-AB operational transconductance amplifier (OTA) thus is a key building block for such applications, since it presents a very low quiescent power consumption, but is able to provide large peak output currents to allow fast transients or to drive small resistive loads. Different approaches have been proposed in the literature to design class-AB OTAs, and in particular class-AB input stages: an input transconductor based on four transistors with cross-coupled source terminals [2], a pair of transistors with opposite polarity signals applied both to the gate and to the source [3], or a source coupled pair with a tail current that depends on the input signal itself. Several solutions have been proposed for this latter approach, that differ in complexity, number of required additional current branches, and possible excursion of the current. The tail current can be generated by using some form of feedback [4], a Winner-Take-All (WTA) approach [5], by exploiting an estimate of the input common mode [6] or by using a replica stage [7]. A simple approach has been proposed by Stornelli et al in [8], with a separate adaptive bias circuit used to generate a variable tail current for the main stage: the proposed approach allows a very wide range for the tail current, but it is not compatible with a low voltage implementation.

Reducing the supply voltage is often required to reduce power consumption [9], to allow the use of batteries and power harvesting, and to simplify interfacing with digital blocks, and amplifiers with 0.6V supply or less have been presented in the literature for biomedical applications [10] or voltage references [11]. In this paper we propose a modified version of the adaptive bias block in [8], that is able to operate in a very low voltage environment, and to demonstrate its application we use it to design a fully-differential class-AB symmetrical OTA, featuring also a class-AB common-mode feedback (CMFB) stage. The paper is structured as follow: Section 2 reviews the basic principle of

the adaptive bias approach in [8], and presents the modified low voltage version. The design of the OTA with the class-AB CMFB is discussed in Section 3, and Section 4 presents simulation results in a 0.13-µm CMOS technology. Conclusions are drawn in Section 5.

### 2. Class-AB approach by replica adaptive biasing

The approach used in [8] to generate the adaptive bias current exploits the properties of the current mirror stage [12]. With reference to Fig. 1, a copy of the differential input signal  $V_{id}=V_1-V_2$  is applied to the sources of a current mirror biased with a very low reference current  $I_B$ : supposing identical devices M<sub>1</sub> and M<sub>2</sub>, the output current of the mirror is  $I_B$  when no differential input is applied, and in general it depends on the input differential voltage  $V_{id}$  according to:

$$I_{o} = \begin{cases} K \left( V_{id} + \sqrt{I_{B}/K} \right)^{2} & \text{for } V_{id} > -\sqrt{I_{B}/K} \\ 0 & \text{otherwise} \end{cases}$$
(1)



Figure 1: Core of the adaptive bias stage.

For positive  $V_{id}$ , a current much larger than  $I_B$  is generated, whereas for negative  $V_{id}$  the output current of the mirror drops to zero: two such mirrors with cross-coupled input signals are thus needed to increase the bias current when a differential input signal is applied, whatever its polarity. The overall bias current  $I_{BIAS}$  is thus given by

$$I_{BLAS} = \begin{cases} 2\left(I_B + KV_{id}^2\right) & \text{for } |V_{id}| < \sqrt{I_B/K} \\ K\left(|V_{id}| + \sqrt{I_B/K}\right)^2 & \text{otherwise} \end{cases}$$
(2)

and quiescent current is  $2I_B$ .



Figure 2: Adaptive bias stage in [8].

The input differential signal has to be buffered to interface the current mirrors, to avoid reducing the input impedance of the stage that exploits this biasing approach: in [8] a dummy differential pair with resistive load  $R_D$ , followed by source followers, is used as shown in Fig. 2. This requires a minimum supply voltage of

$$\Delta V + 2V_T + 3V_{ov} \tag{3}$$

where  $\Delta V$  is the voltage drop on the resistors  $R_D$  and determines the maximum current for a given input voltage swing, and  $V_T$  and  $V_{ov}$  are threshold voltage and overdrive of the transistors; the resulting value could be too high to allow operation in a very low-voltage environment. To overcome this limitation, this input interface has to be modified. A lower minimum supply voltage can be achieved by substituting the buffer stage by a flipped voltage follower (FVF) [13], as shown in Fig. 3. The minimum supply voltage reduces to

$$V_{SD1} + V_T + 2V_{ov} \tag{4}$$

where  $V_{SD1}$  can be low, since M<sub>1</sub> can be biased in triode region, and has to be chosen as a trade-off between supply voltage and voltage swing at the sources of the current mirror. For the same voltage swing (i.e.  $V_{SD1}=\Delta V$ ), (3) and (4) show that a net reduction of the minimum supply voltage is achieved: the proposed solution allows lowering the minimum supply voltage of a  $V_{GS}=V_T+V_{ov}$ . Current in M<sub>1</sub> is not constant, resulting in a nonlinear buffering of the input differential signal to the sources of the current mirrors, but this is not an issue since the relationship between the voltage across the sources and the current, given by (2), is nonlinear anyway.



Figure 3: Proposed adaptive bias stage.

# 3. Class-AB OTA based on adaptive biasing

The adaptive biasing circuit shown in Fig. 3 has been exploited to design a fully differential class-AB OTA: a symmetrical OTA topology has been adopted, since it requires a single bias current source, thus it can be easily biased by the designed adaptive bias circuit. Moreover, the symmetrical OTA topology is easily suited for class-AB behavior, and is often used in class-AB designs [14]. To allow full class-AB operation, the output current of the input NMOS transconductor is not only mirrored to the output branches using PMOS current mirrors, but NMOS current mirrors are also used so to avoid constant current generators [14].



Figure 4: Fully differential OTA with proposed adaptive bias.

Fig. 4 shows the schematic of the OTA with the adaptive biasing circuit; cascoding has been used in the output branches to increase the output resistance and the gain of the OTA. A quiescent operating point in subthreshold region has been chosen for all the devices to minimize power consumption. However, to manage the large dynamic increase of the current due to the adaptive biasing circuit, a dynamic biasing technique [15] has been adopted for the cascoding devices, to avoid driving the transistors in triode region, limiting the output current. Small capacitors (to limit Silicon area) dynamically couple the gates of the cascoding devices with the gates of the common sources, resulting as constant voltage sources for high frequency transients, and large resistors are used to apply the quiescent bias voltage.



Figure 5: Simplified schematic of the CMFB circuit.

A common-mode feedback (CMFB) has to be used to impose the dc output voltage and improve the common-mode rejection ratio (CMRR). Since there is no current source that can be controlled by the CMFB, and the output is the only high-impedance node, a possible solution is to implement the CMFB as current sources in parallel to the output nodes, controlled by the difference between the output common-mode voltage and a reference voltage. Fig. 5 shows a simplified schematic of the CMFB, where the triode approach is used to compare the voltages; cascoding (not shown in Fig. 5) is used to increase the output impedance to not reduce excessively the gain of the main amplifier. To minimize power consumption, a class-AB approach is used also for the CMFB, by exploiting the adaptive bias block also to control the matched current sources  $I_{REF}$ : a low quiescent value is used, compatible with the possible quiescent current mismatches in the output branches of the OTA, but the circuit is able to provide much larger currents when the signal is applied to the OTA and the output currents increase.

#### 4. Simulation results

The proposed fully differential class-AB OTA, exploiting the adaptive biasing technique and a class-AB CMFB, has been designed and simulated in 0.13- $\mu$ m CMOS technology by STMicroelectronics. Tab. 1 reports the sizes for all the devices, with reference to Fig. 4 (main amplifier with adaptive biasing) and Fig. 6, that shows the CMFB circuit. Devices with 2 or 3 times the minimum gate length have been used where needed to increase their output resistance. Supply voltage V<sub>DD</sub> is 0.6V, and quiescent currents about 100nA have been chosen; 50fF MIM (metal-insulator-metal) capacitors and 100k $\Omega$  high-resistivity polysilicon resistors are used for the dynamic biasing of the cascode devices, and 6pF load capacitances have been considered.

| Devices                                                                   | W / L [µm]   |
|---------------------------------------------------------------------------|--------------|
| M <sub>1</sub> , M <sub>1A</sub>                                          | 0.45 / 0.13  |
| M <sub>2</sub> , M <sub>2A</sub>                                          | 4.5 / 0.13   |
| $M_3, M_{3A}, M_4, M_{4A}$                                                | 2.1 / 0.13   |
| M <sub>5</sub> , M <sub>9</sub>                                           | 0.6 / 0.13   |
| M <sub>6</sub> , M <sub>6A</sub>                                          | 1.8 / 0.13   |
| M7, M7A, M8, M8A                                                          | 0.3 / 0.13   |
| M <sub>10</sub> , M <sub>10A</sub>                                        | 0.9 / 0.39   |
| $M_{11}, M_{11A}, M_{17}, M_{17A}$                                        | 0.975 / 0.26 |
| M <sub>12</sub> , M <sub>12A</sub>                                        | 0.92 / 0.26  |
| M <sub>13</sub> , M <sub>13A</sub> , M <sub>14</sub> , M <sub>14A</sub>   | 0.75 / 0.39  |
| M <sub>15</sub> , M <sub>15A</sub>                                        | 0.61 / 0.39  |
| M <sub>16</sub> , M <sub>16A</sub>                                        | 2.01 / 0.26  |
| M <sub>18A</sub> , M <sub>18B</sub> , M <sub>19A</sub> , M <sub>19B</sub> | 1 / 0.39     |
| M <sub>20</sub> , M <sub>20A</sub>                                        | 0.15 / 0.39  |
| M <sub>21</sub> , M <sub>21A</sub>                                        | 0.2 / 0.39   |
| M <sub>22</sub> , M <sub>22C</sub>                                        | 0.9 / 0.39   |
| M23-30, M29A, M30A                                                        | 2.5 / 0.39   |
| M <sub>31</sub> , M <sub>31A</sub> , M <sub>32</sub> , M <sub>32A</sub>   | 0.2 / 0.39   |
| M <sub>33</sub> , M <sub>34</sub>                                         | 0.2 / 0.39   |
| M <sub>35</sub> , M <sub>36</sub>                                         | 2.5 / 0.39   |

Table I: Device sizes.



Figure 6: Complete schematic of the CMFB circuit.



Figure 7: Characteristics of the adaptive bias stage vs. process corners.

Fig. 7 illustrates the behavior of the adaptive bias block, reporting the tail current of the differential pair (i.e. current  $I_{BIAS}$  in Fig. 3) as a function of the differential input voltage  $V_{id}$ . A net increase of the current with the absolute value of the input differential voltage is observed, as predicted by (2), up to a differential input of about 250 mV. For larger differential inputs, transistors  $M_1$  and  $M_{1A}$  get

into deep triode region and the current tends to saturate. In typical conditions, Fig. 7 shows a 42x increase from the quiescent value of 138nA to about 5.8 $\mu$ A. This very large range for the bias current allows very low static power consumption, but fast transients when the load capacitors are charged and discharged. Fig. 7 also shows the effect of process variation, reporting the I<sub>BIAS</sub> curves for the extreme FF and SS process corners: a ±25% variation of the maximum current is achieved, due to the small sizes of the devices.

The main performance parameters of the OTA in typical process conditions are reported in Tab. II, and Fig. 8 shows the differential mode and common mode frequency responses. The effect of process and supply voltage variations is reported in Tab. III: the variation of the bias current reflects in a variation of the unity-gain frequency  $f_u$ , and this effect could be compensated by controlling the current generators I<sub>B</sub> in Fig. 3. Fig. 9 shows the results of Monte Carlo simulations, highlighting a good stability of voltage gain and slew rate, and the link between variation of the bias current and of the unity-gain frequency; Fig. 10 shows the dependence on the temperature.



Figure 8: Differential and common-mode gain of the OTA.

| Performance          | Class-AB OTA  | Class-A OTA   | Class AB (0.4Vdd) |  |
|----------------------|---------------|---------------|-------------------|--|
| Supply Voltage       | 0.6 V         | 0.6 V         | 0.4 V             |  |
| Differential Gain    | 43.86 dB      | 43.86 dB      | 32.97 dB          |  |
| Common-mode Gain     | -12.76 dB     | -17.5 dB      | -8.01 dB          |  |
| Unity-gain Frequency | 112.9 kHz     | 113 kHz       | 33.14 kHz         |  |
| Phase Margin         | 88.8°         | 90°           | 90°               |  |
| Quiescent Current    | 3.005 µA      | 1.55 μA       | 1.073 μA          |  |
| Output Swing         | -294 – 291 mV | -294 – 291 mV | -180.4 – 189.2 mV |  |
| Slew Rate            | 0.845 V/µs    | 0.073 V/µs    | 0.181 V/µs        |  |
| Settling Time (1%)   | 3.103 µs      | 20.66 µs      | 17.54 μs          |  |
| Peak Output Current  | 2.8 μΑ        | 0.229 μΑ      | 0.84 μΑ           |  |

Table II: OTA performance parameters and comparison with class-A design.

Table III: OTA performance vs PVT.

| Corner | Temp [°C] | VDD [V] | Ad [dB] | fu [kHz] | Iq [µA] | SR [V/µs] | IBIASmin[nA] |
|--------|-----------|---------|---------|----------|---------|-----------|--------------|
| TT     | 27        | 0.6     | 43.86   | 112.9    | 3.005   | 0.845     | 138.6        |
| FF     | 27        | 0.6     | 43.55   | 197.8    | 5.242   | 1.017     | 243.6        |
| SS     | 27        | 0.6     | 37.96   | 64.12    | 1.908   | 0.638     | 81.3         |
| SF     | 27        | 0.6     | 47.39   | 109.7    | 3.006   | 0.754     | 149.1        |
| FS     | 27        | 0.6     | 42.53   | 118.3    | 3.006   | 0.848     | 130.9        |
| TT     | 27        | 0.57    | 42.49   | 100.8    | 2.724   | 0.726     | 126.8        |
| TT     | 27        | 0.63    | 45.89   | 123.9    | 3.289   | 0.955     | 150          |

A<sub>d</sub>=differential gain

fu=unity-gain frequency

Iq=quiescent current of the OTA including bias and CMFB

 $I_{\text{BIASmin}}\mbox{=}\mbox{quiescent}$  value of the bias current from the adaptive bias block



Figure 9: Histograms of differential gain, Slew Rate, quiescent tail current and unity-gain frequency.



Figure 10: Differential gain and slew rate as a function of temperature.

To verify the class-AB behavior and the large signal performance of the amplifier, the OTA has been used in buffer configuration with 100MΩ feedback resistors; a class-A version of the OTA, featuring a constant 138nA tail current generator, constant current sources in the CMFB, and without the R-C groups on the cascodes, has been also designed and simulated for comparison, and Tab. II reports the main performance parameters. The increased DC power consumption of the class-AB amplifier is due to the adaptive biasing block. Fig. 11 shows the step response of both amplifiers, highlighting the advantage of the class-AB in terms of faster response. The class-A OTA is severely limited by the slew rate, due to its low bias current (equal to the quiescent current of the class-AB version), providing a much slower response to a step input. As reported in Tab. II, the class-AB OTA presents a 11.6x higher slew rate and a 6.7x shorter settling time. Fig. 12 shows the output currents for both amplifiers that justify these results: during the slewing phase, the class-A OTA provides a constant current of 229 nA to charge the capacitors, whereas the class-AB version is able to provide a 12x higher peak current, that however drops as the capacitors are charged and the differential output voltage settles.



Figure 11: Step response of the OTA in unity-gain configuration.



Figure 12: Output currents of the OTA for class-AB and class-A design.

The amplifier is able to operate at lower supply voltages, with reduced performance but a still acceptable gain: Tab. II reports also the simulated performance for a 0.4V voltage supply. The voltage gain reduces to about 33 dB and the unity-gain frequency to 33 kHz; obviously the lower supply voltage reduces the voltage swing at the sources of the current mirrors in the adaptive bias block, thus peak output current and slew rate, that however is still 2.5 times that of the class-A OTA at 0.6V supply.

## 5. Conclusions

In this paper we have proposed a modification of an adaptive bias class-AB topology to allow operation in a very low voltage environment; the proposed adaptive bias block has been used to design a 0.6V fully differential symmetrical OTA with a class-AB CMFB. The proposed amplifier allows a 11.6x increase of the slew rate of a class-A amplifier biased with the same quiescent current, with a consequent reduction of the settling time, at the cost of an auxiliary circuit that requires about  $1.5\mu$ A.

The bias circuit is able to operate at very low supply voltages, and the whole OTA still shows interesting performance at 0.4V voltage supply.

The performance of the proposed OTA is compared in Tab. IV with results from the literature relative to low voltage amplifiers: the standard small-signal and large-signal figures of merit (FOMs) have been used for comparison, defined as:

$$FOM_s = f_u C_L / Iq \tag{5}$$

$$FOM_L = SR \ C_L / Iq \ . \tag{6}$$

Tab. IV shows that the proposed OTA presents performance in line with the state of the art for what concerns FOM<sub>L</sub>, and is outperformed by some of the realizations using higher supply voltages: in fact, in class-AB OTAs the peak output current is often limited by the supply voltage, so amplifiers using higher supply voltages easily provide higher slew rates and shorter settling times. Among the very low-voltage OTAs, the topology by Kulej in [32] presents very high values of the FOM<sub>L</sub>, but is based on a bulk-driven approach that could present limitations in some applications due to the input impedance that does not result fully capacitive. The value of FOM<sub>S</sub> is lower than most of the other OTAs in the table, and this is due to the fact that the OTA was not optimized for small-signal performance. Figs. 13 and 14 synthesize data in Tab. IV, highlighting the link between supply voltage and the FOMs.

| Ref. | CMOS | VDD  | Pd     | Ad   | CL  | fu    | minSR | FOMs      | FOML        |
|------|------|------|--------|------|-----|-------|-------|-----------|-------------|
| [16] | 180  | 0.8  | 1.2    | 51   | 8   | 57    | 140   | 0.304     | 0.747       |
| [17] | 350  | 1    | 197    | 88.3 | 15  | 11670 | 1370  | 0.889     | 0.104       |
| [10] | 130  | 0.25 | 0.018  | 60   | 15  | 1.88  | 0.64  | 0.392     | 0.133       |
| [18] | 65   | 0.35 | 17     | 43   | 3   | 3600  | 5600  | 0.222     | 0.346       |
| [19] | 180  | 0.5  | 0.074  | 99.8 | 15  | 6.26  | 6.35  | 0.634     | 0.643       |
| [20] | 180  | 0.7  | 25.4   | 57.5 | 20  | 3000  | 1800  | 1.653     | 0.992       |
| [21] | 180  | 0.5  | 0.07   | 77   | 40  | 4     | 2     | 1.143     | 0.571       |
| [22] | 45   | 1    | 12     | 100  | 1   | 25000 | -     | 2.083     | -           |
| [23] | 130  | 0.25 | 0.02   | 63   | 15  | 6.23  | 2.15  | 1.168     | 0.403       |
| [24] | 350  | 0.9  | 24.3   | 65   | 10  | 1000  | 250   | 0.37      | 0.092       |
| [25] | 180  | 1    | 50     | 78.6 | 140 | 2020  | 8100  | 5.656     | 22.68       |
| [26] | 130  | 1    | 15     | 58.7 | 50  | 10430 | 3720  | 34.77     | 12.4        |
| [27] | 40   | 0.6  | 15.73  | 41.3 | 5   | 8260  | -     | 1.575     | -           |
| [28] | 65   | 0.3  | 0.051  | 60   | 5   | 70    | 25.5  | 2.059     | 0.75        |
| [29] | 180  | 0.6  | 0.145  | 71   | 15  | 18.2  | 6.6   | 1.13      | 0.41        |
| [30] | 180  | 0.6  | 0.18   | 75.4 | 20  | 74.3  | 5.65  | 4.951     | 0.377       |
| [31] | 40   | 0.6  | 30     | 60.2 | 1   | 45000 | 18200 | 0.9       | 0.364       |
| [32] | 180  | 0.3  | 0.0126 | 64.7 | 30  | 2.96  | 1.9   | 2.114     | 1.357       |
| [33] | 180  | 0.4  | 0.3    | 81.4 | 5   | 280.4 | 125   | 1.869     | 0.833       |
| This | 130  | 0.6  | 1.8    | 43.9 | 6   | 112.9 | 845   | 0.226     | 1.69        |
| work | 130  | 0.4  | 0.43   | 33   | 6   | 33,14 | 181   | 0.185     | 1.01        |
|      | nm   | V    | μW     | dB   | pF  | kHz   | V/ms  | MHz.pF/µA | (V/µs)pF/µA |

Table IV: Comparison of OTA performance.



Figure 13: Values of FOMs from the literature as a function of supply voltage (the value for [26] is

out of scale).



Figure 14: Values of FOM<sub>L</sub> from the literature as a function of supply voltage (the values for [25]

and [26] are out of scale).

### References

[1] M. Avoli, F. Centurelli, P. Monsurrò, G. Scotti, A. Trifiletti, 'Low power DDA-based instrumentation amplifier for neural recording applications in 65nm CMOS,' *AEU Int. J. Electronics and Commun.*, vol. 92, pp. 30-35, Aug. 2018.

[2] R. Castello, P. R. Gray, 'A high-performance micropower switched-capacitor filter,' *IEEE J. Solid-State Circ.*, vol. 20, no. 6, pp. 1122-1132, Dec. 1985.

[3] V. Peluso, P. Vancorenland, M. Steyaert, W. Sansen, '900mV differential class AB OTA for switched opamp applications,' *IEE Electron. Lett.*, vol. 33, no. 17, pp. 1455-1456, Aug. 1997.

[4] M. G. Degrauwe, J. Rijmenants, E. A. Vittoz, H. J. De Man, 'Adaptive biasing CMOS amplifiers,' *IEEE J. Solid-State Circ.*, vol. 17, no. 3, pp. 522-528, Jun. 1982.

[5] S. Baswa, A. J. Lopez-Martin, J. Ramirez-Angulo, R. G. Carvajal, 'Winner-Take-All class AB input stage,' *Analog Integrated Circuits Sig. Proc.*, vol. 46, no. 1, pp. 149-152, Jan. 2006.

[6] J. Ramirez-Angulo, R. Gonzalez-Carvajal, A. Torralba, C. Nieva, 'A new class AB differential input stage for implementation of low-voltage high slew rate op amps and linear transconductors,' *ISCAS 01 IEEE Int. Symp. Circuits and Systems*, vol. 1, pp. 671-674, 2001.

[7] B. W. Lee, B. J. Sheu, 'A high slew-rate CMOS amplifier for analog signal processing,' *IEEE J. Solid-State Circ.*, vol. 25, no. 3, pp. 885-899, Jun. 1990.

[8] V. Stornelli, L. Pantoli, G. Ferri, L. Liberati, F. Centurelli, P. Monsurrò, A. Trifiletti, 'The AB-CCII, a novel adaptive biasing LV-LP current conveyor,' *AEU Int. J. Electronics Commun.*, vol. 79, pp. 301-306, Sep. 2017.

[9] F. Centurelli, P. Monsurrò, G. Scotti, A. Trifiletti, 'A very low-voltage differential amplifier for opamp design,' *ECCTD 11 Eur. Conf. Circuit Theory Design*, pp. 798-801, Aug. 2011.

[10] L. H. C. Ferreira, S. R. Sonkusale, 'A 60-dB gain OTA operating at 0.25-V power supply in 130nm digital CMOS process,' *IEEE Trans. Circuits and Systems Part I*, vol. 61, no. 6, pp. 1609-1617, Jun. 2014. [11] R. Nagulapalli, K. Hayatleh, S. Barker, S. Raparthy, N. Yassine, J. Lidgey, 'A 0.6V MOS-only voltage reference for biomedical applications with 40ppm/°C temperature drift,' *J. Circuits Systems and Computers*, vol. 27, no. 8, paper 1850128, Aug. 2018.

[12] B. W. Lee, B. J. Sheu, 'A high slew-rate CMOS amplifier for analog signal processing,' *IEEE J. Solid-State Circ.*, vol. 25, no. 3, pp. 885-889, Jun. 1990.

[13] R. G. Carvajal, J. Ramirez-Angulo, A. J. Lopez-Martin, A. Torralba, J. A. Gomez Galan, A. Carlosena, F. Munoz Chavero, 'The flipped voltage follower: a useful cell for low-voltage low-power circuit design,' *IEEE Trans. Circuits and Systems Part I*, vol. 52, no. 7, pp. 1276-1291, Jul. 2005.

[14] F. Centurelli, P. Monsurrò, A. Trifiletti, 'Comparative performance analysis and complementary triode based CMFB circuits for fully differential class-AB symmetrical OTAs with low power consumption,' *Int. J. Circuit Theory Appl.*, vol. 44, no. 5, pp. 1039-1054, May 2016.

[15] S. Pourashraf, J. Ramirez-Angulo, A. J. Lopez-Martin, R. G. Carvajal, 'Super class AB OTA without open-loop gain degradation based on dynamic cascode biasing,' *Int. J. Circuit Theory Appl.*, vol. 45, no. 12, pp. 2111-2118, Dec. 2017.

[16] M. R. Valero Bernal, S. Celma, N. Medrano, B. Calvo, 'An ultralow-power low-voltage class-AB fully differential opamp for long-life autonomous portable equipment,' *IEEE Trans. Circuits and Systems Part II*, vol. 59, no. 10, pp. 643-657, Oct. 2012.

[17] L. Zuo, S. K. Islam, 'Low-voltage bulk-driven operational amplifier with improved transconductance,' *IEEE Trans. Circuits and Systems Part I*, vol. 60, no. 8, pp. 2084-2091, Aug. 2013.

[18] O. Abdelfattah, G. W. Roberts, I. Shih, Y.-C. Shih, 'An ultra-low-voltage CMOS processinsensitive self-biased OTA with rail-to-rail input range,' *IEEE Trans. Circuits and Systems Part I*, vol. 62, no. 10, pp. 2380-2390, Oct. 2015.

[19] T. Sharan, V. Bhadauria, 'Sub-threshold, cascode-compensated, bulk-driven OTAs with enhanced gain and phase-margin,' *Microelectron. J.*, vol. 54, pp. 150-165, Aug. 2016.

[20] E. Cabrera-Bernal, S. Pennisi, A. D. Grasso, A. Torralba, R. G. Carvajal, '0.7-V three-stage class-AB CMOS operational transconductance amplifier,' *IEEE Trans. Circuits and Systems Part I*, vol. 63, no. 11, pp. 1807-1815, Nov. 2016.

[21] Z. Qin, A. Tanaka, N. Takaya, H. Yoshizawa, '0.5-V 70-nW rail-to-rail operational amplifier using a cross-coupled output stage,' *IEEE Trans. Circuits and Systems Part II*, vol. 63, no. 11, pp. 1009-1013, Nov. 2016.

[22] R. Nagulapalli, S. Zourob, K. Hayatleh, N. Yassine, S. Barker, A. Venkatareddy, 'A compact high-gain opamp for biomedical applications in 45nm CMOS technology,'*RTEICT 17 2<sup>nd</sup> IEEE Int. Conf. Recent Trends in Electronics Information & Commun. Technol.*, pp. 231-235, 19-20 May 2017.

[23] M. Akbari, O. Hashemipour, 'A 63-dB gain OTA operating in subthreshold with 20-nW power consumption,' *Int J. Circuit Theory Appl.*, vol. 45, no. 6, pp. 843-850, Jun. 2017.

[24] A. D. Grasso, S. Pennisi, G. Scotti, A. Trifiletti, '0.9-V class-AB Miller OTA in 0.35-μm CMOS with threshold-lowered non-tailed differential pair,' *IEEE Trans. Circuits and Systems Part I*, vol. 64, no. 7, pp. 1740-1747, Jul. 2017.

[25] X. Zhao, Y. Wang, D. Jia, L. Dong, 'Ultra-high current efficiency single-stage class-AB OTA with completely symmetric slew rate,' *AEU Int. J. Electronics Commun.*, vol. 87, pp. 65-69, Apr. 2018.

[26] J. M. Algueta-Miguel, A. Lopez-Martin, M. P. Garde, C. A. De la Cruz, J. Ramirez-Angulo, '±0.5 V 15 μW recycling folded cascode amplifier with 34767 MHz.pF/mA FOM,' *IEEE Solid-State Circuits Lett.*, vol. 1, no. 7, pp. 170-173, Jul. 2018.

[27] F. Centurelli, P. Monsurrò, G. Parisi, P. Tommasino, A. Trifiletti, 'A 0.6 V class-AB rail-to-rail CMOS OTA exploiting threshold lowering,' *IET Electron. Lett.*, vol. 54, no. 15, pp. 930-932, 26<sup>th</sup> July 2018.

[28] H. Veldandi, R. A. Shaik, 'A 0.3-V pseudo-differential bulk-input OTA for low-frequency applications,' *Circuits Syst. Signal Process.*, vol. 37, no. 12, pp. 5199-5221, Dec. 2018.

[29] A. Ghaemnia, O. Hashemipour, 'An ultra-low power high gain CMOS OTA for biomedical applications,' *Analog Integr. Circuits Sig. Process.*, vol. 99, no. 3, pp. 529-537, Jun. 2019.

[30] Q. Zhang, Y. Wang, X. Zhao, L. Dong, 'Single-stage multipath class-AB bulk-driven OTA with enhanced power efficiency,' *AEU Int. J. Electronics Commun.*, vol. 107, pp. 39-48, Jul. 2019.

[31] D. Cellucci, F. Centurelli, V. Di Stefano, P. Monsurrò, S. Pennisi, G. Scotti, A. Trifiletti, '0.6-V CMOS cascode OTA with complementary gate-driven gain-boosting and forward body bias,' *Int. J. Circuit Theory Appl.*, vol. 48, no. 1, pp. 15-27, Jan. 2020.

- [32] T. Kulej, F. Khateb, 'A compact 0.3-V class AB bulk-driven OTA,' *IEEE Trans. VLSI Systems*, vol. 28, no. 1, pp. 224-232, Jan. 2020.
- [33] H. Faraj Baghtash, 'A 0.4 V, body-driven, fully differential, tail-less OTA based on current pushpull,' *Microelectron. J.*, vol. 99, paper 104768, May 2020.