



# *Article* **An Ultra-Low-Voltage Approach to Accurately Set the Quiescent Current of Digital Standard Cells Used for Analog Design and Its Application on an Inverter-Based Operational Transconductance Amplifier**

**Riccardo Della Sala \* [,](https://orcid.org/0000-0001-9990-4875) Francesco Centurelli and Giuseppe Scotti**

Department of Information Electronic and Telecommunication (DIET), Sapienza University of Rome, Via Eudossiana 18, 00184 Rome, Italy; francesco.centurelli@uniroma1.it (F.C.); giuseppe.scotti@uniroma1.it (G.S.) **\*** Correspondence: riccardo.dellasala@uniroma1.it

**Abstract:** An approach to design analog building blocks based on digital standard cells is presented in this work. By ensuring that every CMOS inverter from a standard-cell library operates with a welldefined quiescent current and output voltage, the suggested method makes it possible to construct analog circuits that are resistant against PVT variations. The method uses the local supply voltages connected to the source terminals of the p-channel and n-channel MOS transistors of the standard-cell inverters as control inputs. It is based on adaptive supply voltage generator (ASVG) reusable blocks, which are comparable to those used in digital applications to handle process variations. All of the standard-cell inverters used for analog functions receive the local supply voltages produced by the ASVGs, which enable setting each cell's quiescent current to a multiple of a reference current and each cell's static output voltage to an appropriate reference voltage. Both the complete custom design of the ASVG blocks and a theoretical study of the feedback loop of the ASVG are presented. An application example through the design of a fully synthesizable two-stage operational transconductance amplifier (OTA) is also provided. The TSMC 180 nm CMOS technology has been used to implement both the OTA and the ASV generators. Simulation results have demonstrated that the proposed approach allows to accurately set the quiescent current of standard-cell inverters, dramatically reducing the effect of PVT variations on the pmain performance parameters of the standard-cell-based twostage OTA.

**Keywords:** ultra-low voltage; ultra-low power; IoT; OTA; body driven; replica bias; CMFF

# **1. Introduction**

The evolution of technology has made electronics more and more pervasive  $[1-3]$  $[1-3]$ . Modern electronic systems are essentially digital systems [\[4\]](#page-11-2) with analog interfaces, enabling them to interact with the real world [\[5–](#page-11-3)[7\]](#page-11-4). However, even if the analog part often constitutes just a small fraction of the overall system, its design typically requires the most effort since it is a custom, trial-and-error process, compared to the fully automated design and layout of the digital part [\[8–](#page-11-5)[15\]](#page-12-0). For this reason, research is ongoing to automate the design of analog blocks, or at least use automatic place and route tools for the layout phase, to speed up the marketing time and improve the portability of designs across different technologies [\[16\]](#page-12-1). In this context, an interesting research field concerns the use of digital standard cells to design analog blocks that are compatible with the automatic place and route tools of the digital design flow [\[17–](#page-12-2)[21\]](#page-12-3).

Two approaches are possible to design standard-cell-based analog blocks: the analog functions can be rethought from basic principles to implement them in the digital domain (e.g., DIGOTA [\[13,](#page-11-6)[14](#page-12-4)[,20](#page-12-5)[,22\]](#page-12-6), dyadic pulse DAC [\[23–](#page-12-7)[26\]](#page-12-8)). On the other hand, standard cells can be exploited to mimic the basic analog building blocks and reproduce analog circuit



**Citation:** Della Sala, R.; Centurelli, F.; Scotti, G. An Ultra-Low-Voltage Approach to Accurately Set the Quiescent Current of Digital Standard Cells Used for Analog Design and Its Application on an Inverter-Based Operational Transconductance Amplifier. *J. Low Power Electron. Appl.* **2024**, *14*, 39. [https://doi.org/](https://doi.org/10.3390/jlpea14030039) [10.3390/jlpea14030039](https://doi.org/10.3390/jlpea14030039)

Academic Editor: Orazio Aiello

Received: 7 June 2024 Revised: 16 July 2024 Accepted: 22 July 2024 Published: 24 July 2024



**Copyright:** © 2024 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license [\(https://](https://creativecommons.org/licenses/by/4.0/) [creativecommons.org/licenses/by/](https://creativecommons.org/licenses/by/4.0/)  $4.0/$ ).

topologies [\[9,](#page-11-7)[18,](#page-12-9)[19](#page-12-10)[,27](#page-12-11)[,28\]](#page-12-12). The latter approach allows a better control of the circuits' analog performance and is more familiar to the analog designer; however, it requires the designer to cope with the variations of process parameters, temperature, and supply voltage (PVT).

A typical field of application for such circuits is that of ultra-low-voltage (ULV) and ultra-low-power (ULP) systems [\[29\]](#page-12-13) for biomedical and Internet of Things (IoT) systems [\[30–](#page-12-14)[36\]](#page-12-15) that include a large digital part, with a low supply voltage (0.3–0.5 V) limiting the use of standard analog approaches such as differential pairs and cascode [\[37](#page-12-16)[–40\]](#page-13-0). To implement analog functions such as amplifiers and filters [\[41–](#page-13-1)[44\]](#page-13-2), body driving and inverter-based stages are the most common options [\[37,](#page-12-16)[45–](#page-13-3)[56\]](#page-13-4). For blocks at the edge of the analog and digital worlds, such as comparators, the use of standard cells allows an efficient implementation of low-voltage latches [\[57](#page-13-5)[–61\]](#page-13-6).

In absence of the tail current generator, which is not compatible with the ULV environment, controlling the bias point of gain stages and hence the performance of the amplifiers (gain, gain–bandwidth product)—with respect to variations in PVT and input common-mode voltage—is extremely difficult [\[19,](#page-12-10)[27\]](#page-12-11). Body biasing is a solution that is often adopted in inverter-based stages [\[45](#page-13-3)[,62\]](#page-13-7), but it is compatible only with standard-cell families where body voltage rails are explicitly accessible.

An approach to center the input–output transfer characteristic of standard-cell inverters to keep the DC output voltage constant has been recently proposed in [\[27\]](#page-12-11). This allows us to design robust amplifiers, such as a cascade of inverter stages, keeping them optimally biased [\[18,](#page-12-9)[28\]](#page-12-12); however, this also provides no control of the inverters' quiescent current and hence on their transconductance (and consequently on the gain–bandwidth product of amplifiers based on such inverters). The quiescent current is in fact affected by PVT variations of the threshold voltage of devices [\[51\]](#page-13-8), and this causes huge variations of the transconductance, especially in standard-cell inverters biased in the sub-threshold region [\[9](#page-11-7)[,45\]](#page-13-3).

Adaptive supply voltage scaling (ASV) is often utilized by digital designers to cope with PVT variations and to reduce the spread of the maximum operating frequency and power consumption of digital circuits [\[63](#page-13-9)[–65\]](#page-13-10). In these approaches, specific adaptive supply voltage generators (ASVGs) are exploited to provide local supply voltage for optimizing the speed/power consumption trade-off [\[66\]](#page-13-11). These blocks are typically designed following a full-custom approach, similarly to the standard cells in the digital libraries of a given technology. Once all the needed files are available, ASVGs can be used in a semi-custom design flow, where the layout step is performed by an automatic place and route tool.

In this work, we propose a novel approach in which suitable ASVGs are exploited to keep the bias current of digital standard cells used for analog design constant by generating suitable values of local supply voltages *VDDctrl* and *VSSctrl* in order to counteract the effects of PVT variations on the quiescent current. The proposed approach is applied to the design of a simple two-stage inverter-based OTA implemented with standard-cell inverters. Simulation results referring to the standard-cell library of a 180 nm CMOS technology highlight the capability of the proposed methodology to dramatically reduce the spread of main OTA performance parameters with respect to the conventional design. In Section [2,](#page-1-0) we present both a theoretical study and simulation results of the conventional standard-cell-based two-stage OTA operating in sub-threshold to highlight the strong impact of PVT variations on the main OTA parameters. The proposed approach to set the quiescent current of standard-cell inverters and its application to a standard-cell-based two-stage OTA are discussed in Section [3,](#page-5-0) the results of parametric and Monte Carlo simulations are presented in Section [4,](#page-8-0) and some conclusion are drawn in Section [5.](#page-10-0)

### <span id="page-1-0"></span>**2. Two-Stage Standard-Cell-Based OTA Operating in Sub-Threshold**

To explain the proposed approach in detail, we refer, as a case study, to the conventional two-stage inverter-based OTA implemented with standard-cell inverters. The topology of the two-stage inverter-based OTA is depicted in Figure [1.](#page-2-0) The first stage is composed using *I*1–4, which implement a standard-cell-based differential to a single-ended

converter [\[19\]](#page-12-10), whereas the second stage is composed using *I*5, implementing the inverting output stage. Although it is simple, this architecture is very effective for highlighting the main limitations that come from the adoption of a standard-cell approach to analog design, in which analog blocks are directly connected to the supply voltages  $V_{DD}$  and  $V_{SS}$ , without any control of the bias current of standard-cell inverters.

<span id="page-2-0"></span>

**Figure 1.** Conventional two-stage standard-cell-based OTA.

## <span id="page-2-1"></span>*2.1. Characterization of the CMOS Inverter Operating in Sub-Threshold and Transfer Matrix*

For the following analysis, we denote the input capacitance of the generic *i*-th inverter with  $C_{gs_i}$ , which is given by the sum of the gate-source capacitances  $C_{gs_n,p_i}$  of the NMOS and PMOS transistors of the inverter, with *Cgd<sup>i</sup>* being the sum of the gate-drain capacitances *<sup>C</sup>gdn*,*pi* , *gm<sup>i</sup>* being the sum of the transconductances *gmn*,*p<sup>i</sup>* of the NMOS and PMOS transistors of the inverter, and with *gds<sup>i</sup>* being the sum of output conductances *gdsn*,*p<sup>i</sup>* of the NMOS and PMOS transistors of the inverter. By using this notation, the inverter's transfer matrix input voltage, output voltage, and currents can be written as follows:

$$
\begin{bmatrix} V_{In} \\ I_{In} \end{bmatrix} = \begin{bmatrix} A & B \\ C & D \end{bmatrix} \times \begin{bmatrix} V_{Out} \\ -I_{Out} \end{bmatrix}
$$
 (1)

where

$$
A = \frac{gds_i}{gm_i} \left( 1 + s \, C_{gd_i} / gds_i \right) \tag{2}
$$

$$
B = \frac{s \cdot \left(Cgs_i + gm_i/gds_i \cdot Cgd_i\right) \cdot gds_i}{gm_i} \cdot \left(1 + s C_{gd_i}/gds_i\right)
$$
(3)  

$$
C = 1/gm_i
$$
(4)

$$
=1/gm_i\tag{4}
$$

and, finally,

$$
D = \frac{s \cdot \left( Cgs_i + gm_i/gds_i \cdot Cgd_i \right)}{gm_i} \tag{5}
$$

As it can be observed, the coefficients of the inverter's transfer matrix depend on terms *gm<sup>i</sup>* and *gds<sup>i</sup>* . These terms rely on the quiescent current of the NMOS and PMOS transistors

of the inverter which, due to the operation in the sub-threshold region, can be expressed as follows:

$$
\begin{cases}\nI_{d_n} = I_{d_{0n}} e^{\frac{V_{SSn} - Vth_n}{n \text{ Ut}}} \left(1 - e^{-\frac{Vds_n}{\text{ Ut}}}\right) & \text{NMOS} \\
I_{d_p} = I_{d_{0p}} e^{\frac{V_{SSp} + Vth_p}{n \text{ Ut}}} \left(1 - e^{-\frac{Vsd_p}{\text{ Ut}}}\right) & \text{PMOS}\n\end{cases}
$$
\n(6)

where usual notation is adopted for gate-source, drain-source, and threshold voltages of NMOS and PMOS transistors; *Ut* denotes the thermal voltage; and  $n = 1 + C_{depl}/C_{ox}$  and  $I_{d_0}$  can be written as follows:

$$
I_{d_{0n,p}} = \mu_{n,p}(n-1)C_{ox}\frac{W_{n,p}}{L_{n,p}}U_t^2
$$
\n(7)

where  $\mu_{n,p}$  and  $C_{ox}$  are the mobility and oxide capacitance per unit area, whereas  $W_{n,p}$  and *Ln*,*<sup>p</sup>* are the gate width and gate length of NMOS and PMOS devices, respectively.

It is evident from the above equations that the quiescent current of MOS devices, and therefore the small signal parameters of the inverter, are strongly dependent on PVT variations. This has a strong impact on the performance parameters of the conventional two-stage standard-cell-based OTA, as it will be better pointed out in the next subsections.

#### *2.2. Analytical Characterization of the Standard-Cell-Based Two-Stage OTA*

The most important performance parameters of an OTA are the gain–bandwidth product (GBW), the phase margin ( $m\varphi$ ), the differential voltage gain ( $Av_D$ ), the power consumption (*P<sup>d</sup>* ), and the average slew rate (*SRavg*). Referring to the OTA in Figure [1,](#page-2-0) using the notation introduced in Section [2.1,](#page-2-1) and denoting the load capacitance of the OTA with *CL*, the main performance parameters of the OTA can be easily expressed as follows:

$$
Av_D = \frac{1}{2} \left( 1 + \frac{gm_2}{gm_3} \right) \cdot \frac{gm_1}{gds_4 + gds_1} \cdot \frac{gm_5}{gds_5} \cdot \frac{1}{1 + sC_L/gds_5}
$$
(8)

$$
GBW = \frac{1}{2} \left( 1 + \frac{gm_2}{gm_3} \right) \cdot \frac{gm_1}{gds_4 + gds_1} \cdot \frac{gm_5}{C_L}
$$
 (9)

$$
m\varphi = 180 - \arctan\left\{GBW \cdot \frac{gds_4 + gds_1}{C_{gss}}\right\} - \arctan\left\{GBW \cdot \frac{gds_5}{C_L}\right\} \tag{10}
$$

$$
SR_{avg} = \frac{Id_0 e^{\frac{V_{DD} - Vth_n}{n \text{ Ut}}} + Id_0 e^{\frac{V_{DD} - Vth_p}{n \text{ Ut}}}}{2} \tag{11}
$$

As it can be observed, all the terms in the above equations depend on *gm<sup>i</sup>* and *gds<sup>i</sup>* of the inverters, which, as discussed in Section [2.1,](#page-2-1) are strongly dependent on the supply voltages, which set the value of gate-source and drain-source voltages, the temperature (due to the temperature dependence of parameters such as  $Ut$  or  $I_{d_{0n,p}}$ ), and process variations (due to the dependence of *Vth* on process steps).

All these considerations allow us to conclude that the conventional standard-cell-based two-stage OTA exhibits performance parameters that strongly dependent on PVT variations. This point will be further assessed in the next section through transistor-level simulations.

## *2.3. Simulation Results on the Conventional Standard-Cell-Based Two-Stage OTA Operating in Sub-Threshold without Quiescent Current Control*

The two-stage standard-cell-based OTA reported in Figure [1](#page-2-0) was designed in reference to the standard-cell library of the TSMC 180 nm CMOS technology with a nominal supply voltage  $V_{DD} - V_{SS}$  of 0.35 V. Transistor-level simulations were carried out within the Cadence Virtuoso environment. To quantify the dependence of performance parameters on PVT variations, parametric and corner simulations were executed. The results are summarized in Table [1,](#page-4-0) where  $V_{off}$  denotes the error with respect to the ideal DC output voltage of the OTA in a unity–gain feedback configuration and where Itot is the total current drawn by the OTA. The first five columns in the table (from Typ to FS) refer to the five process corners of the technology, the sixth and seventh column refer to supply voltage variations, and the last two columns refer to temperature variations.

|                          | Tvp   | FF    | SS    | SF     | FS    |       | $90\%~V_{DD}$ 110\% $V_{DD}$ | $0^{\circ}$ | $80^{\circ}$ |
|--------------------------|-------|-------|-------|--------|-------|-------|------------------------------|-------------|--------------|
| $V_{off}$ [mV]           | 2.2   | 2     | 2.3   | $-0.5$ | 7.1   | 7.6   | 2.9                          | 2.2         | 2.2          |
| Pd [nW]                  | 1.688 | 6.958 | 0.371 | 1.599  | 3.338 | 1.013 | 1.505                        | 0.536       | 9.713        |
| Itot [nA]                | 4.221 | 17.39 | 0.927 | 3.998  | 8.345 | 3.217 | 3.909                        | 1.341       | 24.28        |
| $Avd$ [dB]               | 52.12 | 49.53 | 56.41 | 51.95  | 51.18 | 48.71 | 51.78                        | 52.9        | 50.55        |
| GBW [kHz]                | 53.56 | 217.8 | 12.12 | 66.63  | 39.58 | 13.32 | 42.22                        | 18.05       | 265.8        |
| $m\varphi$ [deg]         | 60.41 | 63.03 | 56.38 | 53.67  | 71.71 | 72.89 | 63.92                        | 60.9        | 60.46        |
| $SR_{\text{ave}}$ [V/ms] | 144.5 | 546.2 | 34.17 | 149.5  | 394.1 | 21.59 | 101.1                        | 90.86       | 368.1        |

<span id="page-4-0"></span>**Table 1.** Performance parameters of the conventional standard-cell-based OTA under PVT variations.

The results of process-only and mismatch-only Monte Carlo simulations are reported in Table [2](#page-4-1) and Table [3,](#page-4-2) respectively. The histograms of GBW, Pd, and *mφ* under process-only and mismatch-only Monte Carlo simulations are reported in Figure [2](#page-5-1) and Figure [3,](#page-5-2) respectively.

<span id="page-4-1"></span>**Table 2.** Performance parameters of the conventional standard-cell-based OTA under process-only Monte Carlo simulations.



<span id="page-4-2"></span>**Table 3.** Performance parameters of the conventional standard-cell-based OTA under mismatch-only Monte Carlo simulations.



As it can be observed in all the above tables and figures, the quiescent current of the standard-cell inverters operating in a sub-threshold exhibits huge variations, resulting in large variations in the GBW and *mφ* of the OTA. Due to this behavior, the applicability of this OTA to signal processing systems presents many difficulties and drawbacks, and its usage is not justified. In order to make this standard-cell-based OTA usable in real applications, the quiescent current of the inverters should be controlled to at least reduce variations with respect to temperature and process variations.

<span id="page-5-1"></span>

**Figure 2.** Gain–bandwidth product (**a**), power consumption (**b**), and phase margin (**c**) of the conventional standard-cell-based OTA under process-only Monte Carlo simulations.

<span id="page-5-2"></span>

**Figure 3.** Gain–bandwidth product (**a**), power consumption (**b**), and phase margin (**c**) of the conventional standard-cell-based OTA under mismatch-only Monte Carlo simulations.

## <span id="page-5-0"></span>**3. Proposed Approach to Set the Quiescent Current of Standard-Cell Inverters and Application to a Standard-Cell-Based OTA**

In the conventional approach, standard-cell inverters are directly supplied with two constant voltages *VDD* and *VSS*. However, standard-cell inverters with constant supply voltages  $V_{DD}$  and  $V_{SS}$  exhibit huge variations in their transconductance, especially if operating in a sub-threshold. This, as demonstrated in the previous section, results in large variations in the main OTA parameters, such as the gain–bandwidth product, the power dissipation, and the phase margin.

In order to properly set the quiescent current of standard-cell inverters, the approach proposed here takes advantage of two locally generated supply voltages,  $V_{DD_{ctrl}}$  and  $V_{SS_{ctrl}}$ , whose main role is to accurately set the DC current of all the standard-cell inverters used for analog design through a replica-bias approach, thus strongly reducing the variability of the transconductance and output conductance  $gm_i$  and  $gds_i$  of the standard-cell inverters operating in a sub-threshold. The simplified schematic of the proposed approach to set the quiescent current of standard-cell inverter is reported in Figure [4.](#page-6-0) The two circuits in the upper and lower right corner of the figure act as ASV generators to produce the *VDDctrl* and *VSSctrl* , respectively. These voltages are then routed as local supply voltages to all the standard-cell inverters used for analog purposes (i.e., the inverters implementing the two-stage OTA in this example). Referring to Figure [4,](#page-6-0) transistors  $Mn_3$  and  $Mp_3$  implement a replica of the NMOS and PMOS device of the minimum area standard-cell inverter, respectively, whereas  $Mn_1$ – $Mn_2$  and  $Mp_1$ – $Mp_2$  implement conventional current mirrors that force a reference current *Ibias* in *Mn*<sup>3</sup> and *Mp*3. The gate voltage of the replica devices *Mn*<sub>3</sub> and *Mp*<sub>3</sub> is set to a reference voltage  $V_{ref}$  (usually set at the midpoint between  $V_{DD}$ and  $V_{SS}$ ), and their drain voltage is compared with the same reference voltage  $V_{ref}$  through the two error amplifiers  $EA_1$  and  $EA_2$ . The task of amplifiers  $EA_1$  and  $EA_2$  is to generate the two control voltages, *VDDctrl* and *VSSctrl* , which close the loops at the source nodes of  $Mp_3$  and  $Mn_3$ , respectively. In this way, the two control voltages  $V_{DD_{ctrl}}$  and  $V_{SS_{ctrl}}$  are changed by the feedback loops in order to set the bias current of *Mn*<sup>3</sup> and *Mp*<sup>3</sup> to *Ibias* and the drain voltages of  $Mn_3$  and  $Mp_3$  to  $V_{ref}$  despite PVT variations, as will be better assessed in the next sections.

<span id="page-6-0"></span>

**Figure 4.** Proposed approach to set the quiescent current of standard-cell inverters and application to the standard-cell-based two-stage OTA.

## *3.1. Analysis of the Feedback Loop in the ASV Generators*

In the following section, we derive a simplified model of the feedback loop implementing the ASV generator for the  $V_{DD_{ctrl}}$  (see the upper right corner of Figure [4\)](#page-6-0). A similar model can be developed for the ASV generator for the  $V_{SS_{ctrl}}$ . The block scheme derived for the feedback loop in the upper right corner of Figure  $4$  is depicted in Figure [5:](#page-6-1)  $Id_{p_3}$  is the current that flows in  $Mp_3$  when the supply voltage  $V_{DD_{ctrl}}$  has its nominal value, and *Vx* is the variation of *VDDctrl* with respect to such value. *Ibias* is the reference current, mirrored through  $Mn_{1,2}$ .

<span id="page-6-1"></span>

**Figure 5.** Block scheme derived for the feedback loop of the  $V_{DD_{ctrl}}$  ASV generator.

The comparison between the drain current of  $Mp_3$  and  $I_{bias}$  generates an offset current  $I_{off}$  which, flowing through the output conductance  $gds_{p3} + gds_{n2}$ , turns into an offset voltage ( $V_{off}$  in Figure [5](#page-6-1) is the difference between the DC output voltage and  $V_{ref}$ ). The error amplifier  $EA_1$ , with gain  $Av_{EA}$ , closes the loop, modifying the supply voltage  $V_{DD_{ctrl}}$ hence the current in  $Mp_3$ , to cancel the offset. Due to the finite loop gain, the residual offset current is

<span id="page-6-2"></span>
$$
I_{off} = \frac{Id_{p_3} - Id_{bias}}{1 + \frac{g m_{p3} A v_{EA}}{g d s_{p3} + g d s_{n2}}}
$$
(12)

By performing the same analysis on the feedback loop in the ASV generator for the  $V_{SS_{crit}}$ , the offset current in  $Mn_3$  can be expressed as follows:

<span id="page-7-0"></span>
$$
I_{off} = \frac{Id_{n_3} - Id_{bias}}{1 + \frac{gm_{n3}Avg_{EA}}{gd_{s_{n3} + gd_{s_{p2}}}}
$$
(13)

Equations [\(12\)](#page-6-2) and [\(13\)](#page-7-0) show that the proposed feedback loops suppress the offset current by a factor given by the gain of the auxiliary amplifier times the gain of the replica stage. This means that the feedback loops allow us to set the quiescent current of  $Mp_3$  and of  $Mn_3$ to *Ibias*, strongly reducing the effect of PVT variations (which give rise to the component  $I_{off}$ ). It has to be pointed out that, since  $Mp_3$  and of  $Mn_3$  are a replica of the transistors of the standard-cell inverter, the quiescent current of all the standard-cell inverters using *VDDctrl* and *VSSctrl* as local supply voltages will also be set approximately equal to *Ibias* despite PVT variations.

#### *3.2. Implementation of the Error Amplifier*

The error amplifier was implemented according to Figure [6.](#page-7-1) It is a two-stage OTA with a Miller compensation. The transistors' sizes are reported in Table [4.](#page-7-2) Since  $V_{ref} = 0.2 \text{ V}$ ,  $V_{DD}$  = 0.5 V, and  $Mp_3$  and  $Mp_4$  are biased in a sub-threshold, the current source  $Mp_2$  is properly biased in saturation. The compensation capacitance *Ccomp* is 10 pF, whereas *CoEA* is the parasitic capacitance seen at the output of the error amplifier, which is in the order of hundreds fF (it depends on the *Cgs* and *Cgd* seen at the source terminals of transistors).

<span id="page-7-1"></span>

**Figure 6.** Schematic of the error amplifier.

<span id="page-7-2"></span>**Table 4.** Transistor sizing of the error amplifier.

|         | $Mp_1 = Mp_2$ | $Mp_3 = Mp_4$   | $Mn_1 = Mn_2$ | Mn <sub>3</sub>  | $Mp_5$          |
|---------|---------------|-----------------|---------------|------------------|-----------------|
| W [m]   | lμ            | Ιu              | 440 n         | $3.52 \text{ u}$ | 4 u             |
| $L$ [m] | 500 n         | $500 \text{ n}$ | lμ            | 220n             | $500 \text{ n}$ |

To effectively bias multiple stages, it is crucial to properly size the error amplifier's output stage, which has to supply a current to all the standard cells. In the design phase, by estimating the overall system requirements, the error amplifier can be appropriately sized to bias all cells simultaneously, eliminating the need for additional stages.

# *3.3. Impact of the VDDctrl and VSSctrl ASV Generators on the PSRR*

By using the proposed approach to stabilize the bias current of standard-cell-based analog blocks, the supply voltage to such blocks is provided by the ASV generators. This affects the power supply rejection ratio (PSRR) of the analog block, since disturbances from the overall supply voltages are filtered by the ASVGs: the overall gain from the global positive supply voltage to the output of the analog block can be written as

$$
A_{dd,tot} = A_{ASV1,dd}A_{dd} + A_{ASV2,dd}A_{ss}
$$
\n(14)

and

$$
A_{ss,tot} = A_{ASV1,ss}A_{dd} + A_{ASV2,ss}A_{ss}
$$
\n
$$
(15)
$$

where  $A_{dd}$  and  $A_{ss}$  are the gains from positive and negative supply voltages to the output of the analog block (e.g., an OTA), and *AASV*1,*dd*(*AASV*1,*ss*) and *AASV*2,*dd*(*AASV*2,*ss*) are the gains from the positive (negative) supply voltage to the outputs of the positive and negative (positive) ASVGs, respectively. An analog expression can be written for the negative supply voltage.

The analysis of the ASVG circuit in Figure [4](#page-6-0) shows that the gains *AASV*1,*dd* and *AASV*2,*ss* are approximately inversely proportional to the intrinsic gain *A*<sup>0</sup> of MOS devices, thus resulting in an improvement of the order of  $A_0$  in the PSRR. If we define the positive and negative PSRRs of the analog block as *PSRRd* and *PSRRs*, the overall positive and negative PSRRs are approximately given by

$$
PSRRd_{tot} = \frac{A_0}{\frac{1}{PSRRd} - \frac{1}{PSRRs} \left(1 + \frac{gm_p}{gm_n}\right)}
$$
(16)

$$
PSRRs_{tot} = \frac{A_0}{\frac{1}{PSRRs} - \frac{1}{PSRRd} \left(1 + \frac{gm_n}{gm_p}\right)}\tag{17}
$$

where the generic transconductance gain of MOS devices is denoted with  $gm_p$  and  $gm_p$ .

In Figure [7,](#page-8-1) the gain *AASV*1,*dd* is reported in a blue color, gain *AASV*2,*dd* is reported in a green color, gain *AASV*1,*ss* is reported in a red color, and gain *AASV*2,*ss* is reported in a purple color.

<span id="page-8-1"></span>

**Figure 7.** Gain *AASV*1,*dd* is reported in a blue color, gain *AASV*2,*dd* is reported in a green color, gain *AASV*1,*ss* is reported in a red color, and gain *AASV*2,*ss* is reported in a purple color.

## <span id="page-8-0"></span>**4. Simulation Results on the Standard-Cell-Based Two-Stage OTA Operating in Sub-Threshold with the Proposed Quiescent Current Control**

The two-stage standard-cell-based OTA with the proposed quiescent current control scheme reported in Figure [4](#page-6-0) was also designed in reference to the TSMC 180 nm CMOS technology, with a global supply voltage  $V_{DD} - V_{SS}$  of 0.5 V for the ASV generators and a nominal local supply voltage  $V_{DD_{ctrl}} - V_{SS_{ctrl}}$  of 0.35 V for the standard-cell inverters used in the OTA. Transistor-level simulations were carried out within the Cadence Virtuoso environment.

To highlight the effectiveness of the proposed approach in strongly reducing the effects of PVT variations, the same parametric and corner simulations executed for the OTA without the quiescent current control were also carried out on the OTA, exploiting the proposed current control approach. Results of these simulations are summarized in Table [5,](#page-9-0) where Itot is the total current drawn by the OTA. The first five columns in the table refer to the five process corners of the technology, the sixth and seventh columns refer to global supply voltage variations, and the last two columns refer to temperature variations. As it can be observed, with respect to the conventional OTA without quiescent current control, both current dissipation and the GBW are much more stable. To further improve the robustness of the proposed circuit to temperature variations, the reference current *Ibias* was assumed to be generated by a proportional to absolute temperature (PTAT) current source, which set a bias DC in the standard-cell inverter to approximately 500 pA in typical conditions. The usage of the PTAT current source is evident from the the last two columns of Table [5,](#page-9-0) in which Itot results varied from 1.945 nA to 3.56 nA in order to keep the GBW almost constant in the specified temperature range from  $0^{\circ}$  to  $80^{\circ}$ .

<span id="page-9-0"></span>**Table 5.** Performance parameters of the standard-cell-based OTA with the proposed quiescent current control scheme under PVT variations.



In addition, the results of process-only and mismatch-only Monte Carlo simulations are reported in Table [6](#page-10-1) and Table [7,](#page-10-2) respectively. The histograms of GBW, Pd, and *mφ* under process-only and mismatch-only Monte Carlo simulations are also reported in Figure [8](#page-9-1) and Figure [9,](#page-10-3) respectively. As it can be observed, the power dissipated. Moreover, the current consumption and the GBW were characterized by an extremely small standard deviation, especially if compared with the same topology characterized without a control loop, confirming the extreme robustness achieved by the standard-cell-based OTA exploiting the proposed ASV-based quiescent current control approach.

<span id="page-9-1"></span>

**Figure 8.** Gain–bandwidth product (**a**), power consumption (**b**), and phase margin (**c**) of the standardcell-based OTA with the proposed quiescent current control scheme under process-only Monte Carlo simulations.

<span id="page-10-3"></span>

**Figure 9.** Gain–bandwidth product (**a**), power consumption (**b**), and phase margin (**c**) of the standardcell-based OTA with the proposed quiescent current control scheme under mismatch-only Monte Carlo simulations.

<span id="page-10-1"></span>**Table 6.** Performance parameters of the standard-cell-based OTA with the proposed quiescent current control scheme under process-only Monte Carlo simulations.

|                   | Mean  | <b>Std Dev</b> |
|-------------------|-------|----------------|
| $V_{off}$ [mV]    | 0.03  | 0.022          |
| Pd [nW]           | 1.248 | 0.022          |
| Itot [nA]         | 2.497 | 0.044          |
| $Av_d$ [dB]       | 51.22 | 1.90           |
| $m\varphi$ [deg]  | 58.18 | 4.31           |
| GBW [kHz]         | 33.41 | 2.03           |
| $SR_{avg}$ [V/ms] | 31.49 | 10.48          |
|                   |       |                |

<span id="page-10-2"></span>**Table 7.** Performance parameters of the standard-cell-based OTA with the proposed quiescent current control scheme under mismatch-only Monte Carlo simulations.



## <span id="page-10-0"></span>**5. Conclusions**

In most cases, the existing ways to implement analog building blocks from digital standard-cell libraries do not provide enough control over the quiescent operating point. This makes the same solutions vulnerable to significant fluctuations in performance when PVT conditions are changed. This research offered a technique for biasing through the development of ASV generators, which appears to be a workable way to create analog circuits based on standard cells that have output voltages and quiescent currents that are well defined. A fully synthesizable two-stage OTA was designed in a 180 nm CMOS process to illustrate the application of the proposed approach. Excellent stability of the GBW, power consumption, and phase margin of the OTA exploiting the proposed quiescent current control strategy were demonstrated by the simulation results. More specifically, the ratio between the mean value and the standard deviation  $(\frac{\sigma}{\mu})$  of the GBW (Pd) obtained from process-only Monte Carlo simulations for the OTA designed with the proposed approach was about 0.06 (0.017). These values, when compared with the  $\frac{\sigma}{\mu}$  values of the GBW (Pd) obtained from the conventional standard-cell-based OTA without ASVGs, which were 0.5 (0.53), confirm the dramatic reduction in the  $\frac{\sigma}{\mu}$  of main performance parameters under process variations that was allowed by the proposed approach.

**Author Contributions:** Conceptualization, R.D.S., G.S. and F.C.; methodology, R.D.S., G.S. and F.C.; software, R.D.S.; validation, R.D.S. and G.S.; formal analysis, R.D.S.; investigation, R.D.S. and G.S.; resources, G.S.; data curation, R.D.S.; writing—original draft preparation, R.D.S.; writing—review and editing, R.D.S., G.S. and F.C.; visualization, R.D.S., G.S. and F.C.; supervision, G.S.; project administration, G.S.; funding acquisition, G.S. All authors have read and agreed to the published version of the manuscript.

**Funding:** This research received no external funding.

**Data Availability Statement:** No new data were created or analyzed in this study. Data sharing is not applicable to this article.

**Conflicts of Interest:** The authors declare no conflicts of interest.

### **Abbreviations**

The following abbreviations are used in this manuscript:



## **References**

- <span id="page-11-0"></span>1. Buzzin, A.; Asquini, R.; Caputo, D.; de Cesare, G. Sensitive and Compact Evanescent-Waveguide Optical Detector for Sugar Sensing in Commercial Beverages. *Sensors* **2023**, *23*, 8184. [\[CrossRef\]](http://doi.org/10.3390/s23198184) [\[PubMed\]](http://www.ncbi.nlm.nih.gov/pubmed/37837014)
- 2. Gupta, B.B.; Quamara, M. An overview of Internet of Things (IoT): Architectural aspects, challenges, and protocols. *Concurr. Comput. Pract. Exper.* **2020**, *32*, e4946. [\[CrossRef\]](http://dx.doi.org/10.1002/cpe.4946)
- <span id="page-11-1"></span>3. Kadhim, K.T.; Alsahlany, A.M.; Wadi, S.M.; Kadhum, H.T. An Overview of Patient's Health Status Monitoring System Based on Internet of Things (IoT). *Wirel. Pers. Commun.* **2020**, *114*, 2235–2262. [\[CrossRef\]](http://dx.doi.org/10.1007/s11277-020-07474-0)
- <span id="page-11-2"></span>4. Barbirotta, M.; Cheikh, A.; Mastrandrea, A.; Menichelli, F.; Vigli, F.; Olivieri, M. A Fault Tolerant soft-core obtained from an Interleaved-Multi- Threading RISC- V microprocessor design. In Proceedings of the 2021 IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT), Athens, Greece, 6–8 October 2021; pp. 6–8. [\[CrossRef\]](http://dx.doi.org/10.1109/DFT52944.2021.9568368)
- <span id="page-11-3"></span>5. Chuah, J.W. The Internet of Things: An overview and new perspectives in systems design. In Proceedings of the 2014 International Symposium on Integrated Circuits (ISIC), Singapore, 10–12 December 2014; pp. 10–12. [\[CrossRef\]](http://dx.doi.org/10.1109/ISICIR.2014.7029576)
- 6. Aiello, O.; Crovetti, P.; Alioto, M. Fully Synthesizable Low-Area Analogue-to-Digital Converters with Minimal Design Effort Based on the Dyadic Digital Pulse Modulation. *IEEE Access* **2020**, *8*, 70890–70899. [\[CrossRef\]](http://dx.doi.org/10.1109/ACCESS.2020.2986949)
- <span id="page-11-4"></span>7. Di Patrizio Stanchieri, G.; Aiello, O.; De Marcellis, A. A 0.4 V 180 nm CMOS Sub-*µ*W Ultra-Compact and Low-Effort Design PWM-Based ADC. In Proceedings of the 2024 IEEE International Symposium on Circuits and Systems (ISCAS), New Delhi, India, 18–19 October 2024; pp. 19–22. [\[CrossRef\]](http://dx.doi.org/10.1109/ISCAS58744.2024.10558592)
- <span id="page-11-5"></span>8. Toledo, P.; Aiello, O.; Crovetti, P.S. A 300mV-Supply Standard-Cell-Based OTA with Digital PWM Offset Calibration. In Proceedings of the 2019 IEEE Nordic Circuits and Systems Conference (NORCAS): NORCHIP and International Symposium of System-on-Chip (SoC), Helsinki, Finland, 29–30 October 2019; pp. 29–30. [\[CrossRef\]](http://dx.doi.org/10.1109/NORCHIP.2019.8906958)
- <span id="page-11-7"></span>9. Centurelli, F.; Della Sala, R.; Scotti, G. A Standard-Cell-Based CMFB for Fully Synthesizable OTAs. *J. Low Power Electron. Appl.* **2022**, *12*, 27. [\[CrossRef\]](http://dx.doi.org/10.3390/jlpea12020027)
- 10. Barbirotta, M.; Menichelli, F.; Cheikh, A.; Mastrandrea, A.; Angioli, M.; Olivieri, M. Dynamic Triple Modular Redundancy in Interleaved Hardware Threads: An Alternative Solution to Lockstep Multi-Cores for Fault-Tolerant Systems. *IEEE Access* **2024**, *12*, 95720–95735. [\[CrossRef\]](http://dx.doi.org/10.1109/ACCESS.2024.3425579)
- 11. Sood, L.; Agarwal, A. A CMOS standard-cell based fully-synthesizable low-dropout regulator for ultra-low power applications. *AEU Int. J. Electron. Commun.* **2021**, *141*, 153958. [\[CrossRef\]](http://dx.doi.org/10.1016/j.aeue.2021.153958)
- 12. Xu, Z.; Ojima, N.; Li, S.; Iizuka, T. An All-Standard-Cell-Based Synthesizable SAR ADC With Nonlinearity-Compensated RDAC. *IEEE Trans. Very Large Scale Integr. VLSI Syst.* **2021**, *29*, 2153–2162. [\[CrossRef\]](http://dx.doi.org/10.1109/TVLSI.2021.3122027)
- <span id="page-11-6"></span>13. Toledo, P.; Crovetti, P.; Aiello, O.; Alioto, M. Design of Digital OTAs With Operation Down to 0.3 V and nW Power for Direct Harvesting. *IEEE Trans. Circuits Syst. I* **2021**, *68*, 3693–3706. [\[CrossRef\]](http://dx.doi.org/10.1109/TCSI.2021.3089339)
- <span id="page-12-4"></span>14. Toledo, P.; Crovetti, P.; Aiello, O.; Alioto, M. Fully Digital Rail-to-Rail OTA With Sub-1000-µm<sup>2</sup> Area, 250-mV Minimum Supply, and nW Power at 150-pF Load in 180 nm. *IEEE Solid-State Circuits Lett.* **2020**, *3*, 474–477. [\[CrossRef\]](http://dx.doi.org/10.1109/LSSC.2020.3027666)
- <span id="page-12-0"></span>15. Aiello, O.; Crovetti, P.; Sharma, A.; Alioto, M. Fully-Synthesizable Current-Input ADCs for Ultra-Low Area and Minimal Design Effort. In Proceedings of the 2019 26th IEEE International Conference on Electronics, Circuits and Systems (ICECS), Genoa, Italy, 27–29 November 2019; pp. 27–29. [\[CrossRef\]](http://dx.doi.org/10.1109/ICECS46596.2019.8964789)
- <span id="page-12-1"></span>16. Liu, J.; Park, B.; Guzman, M.; Fahmy, A.; Kim, T.; Maghari, N. A Fully Synthesized 77-dB SFDR Reprogrammable SRMC Filter Using Digital Standard Cells. *IEEE Trans. Very Large Scale Integr. VLSI Syst.* **2018**, *26*, 1126–1138. [\[CrossRef\]](http://dx.doi.org/10.1109/TVLSI.2018.2804220)
- <span id="page-12-2"></span>17. Toledo, P.; Klimach, H.; Bampi, S.; Crovetti, P. A 300 mV-Supply, 144 nW-Power, 0.03 mm<sup>2</sup>-Area, 0.2-PEF Digital-Based Biomedical Signal Amplifier in 180 nm CMOS. In Proceedings of the 2021 IEEE International Symposium on Medical Measurements and Applications (MeMeA), Lausanne, Switzerland, 23–25 June 2021; pp. 23–25. [\[CrossRef\]](http://dx.doi.org/10.1109/MeMeA52024.2021.9478709)
- <span id="page-12-9"></span>18. Della Sala, R.; Centurelli, F.; Scotti, G. A High Performance 0.3 V Standard-Cell-Based OTA Suitable for Automatic Layout Flow. *Appl. Sci.* **2023**, *13*, 5517. [\[CrossRef\]](http://dx.doi.org/10.3390/app13095517)
- <span id="page-12-10"></span>19. Sala, R.D.; Centurelli, F.; Scotti, G. A Novel Differential to Single-Ended Converter for Ultra-Low-Voltage Inverter-Based OTAs. *IEEE Access* **2022**, *10*, 98179–98190. [\[CrossRef\]](http://dx.doi.org/10.1109/ACCESS.2022.3206014)
- <span id="page-12-5"></span>20. Toledo, P.; Crovetti, P.; Klimach, H.; Bampi, S.; Aiello, O.; Alioto, M. A 300mV-Supply, Sub-nW-Power Digital-Based Operational Transconductance Amplifier. *IEEE Trans. Circuits Syst. II* **2021**, *68*, 3073–3077. [\[CrossRef\]](http://dx.doi.org/10.1109/TCSII.2021.3084243)
- <span id="page-12-3"></span>21. Angioli, M.; Barbirotta, M.; Cheikh, A.; Mastrandrea, A.; Menichelli, F.; Jamili, S.; Olivieri, M. Design, Implementation and Evaluation of a New Variable Latency Integer Division Scheme. *IEEE Trans. Comput.* **2024**, *73*, 1767–1779. [\[CrossRef\]](http://dx.doi.org/10.1109/TC.2024.3386060)
- <span id="page-12-6"></span>22. Privitera, M.; Crovetti, P.; Grasso, A.D. A Novel Digital OTA Topology With 66-dB DC Gain and 12.3-kHz Bandwidth. *IEEE Trans. Circuits Syst. II* **2023**, *70*, 3988–3992. [\[CrossRef\]](http://dx.doi.org/10.1109/TCSII.2023.3283566)
- <span id="page-12-7"></span>23. Crovetti, P.S. All-Digital High Resolution D/A Conversion by Dyadic Digital Pulse Modulation. *IEEE Trans. Circ. Syst. I* **2016**, *64*, 573–584. [\[CrossRef\]](http://dx.doi.org/10.1109/TCSI.2016.2614231)
- 24. Aiello, O.; Crovetti, P.; Alioto, M. Standard Cell-Based Ultra-Compact DACs in 40-nm CMOS. *IEEE Access* **2019**, *7*, 126479–126488. [\[CrossRef\]](http://dx.doi.org/10.1109/ACCESS.2019.2938737)
- 25. Aiello, O.; Crovetti, P.S.; Alioto, M. Fully Synthesizable Low-Area Digital-to-Analog Converter With Graceful Degradation and Dynamic Power-Resolution Scaling. *IEEE Trans. Circ. Syst. I* **2019**, *66*, 2865–2875. [\[CrossRef\]](http://dx.doi.org/10.1109/TCSI.2019.2903464)
- <span id="page-12-8"></span>26. Rubino, R.; Crovetti, P.S.; Aiello, O. Design of Relaxation Digital-to-Analog Converters for Internet of Things Applications in 40nm CMOS. In Proceedings of the 2019 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS), Bangkok, Thailand, 11–14 November 2019; pp. 11–14. [\[CrossRef\]](http://dx.doi.org/10.1109/APCCAS47518.2019.8953168)
- <span id="page-12-11"></span>27. Sala, R.D.; Centurelli, F.; Scotti, G. Enabling ULV Fully Synthesizable Analog Circuits: The BA Cell, a Standard-Cell-Based Building Block for Analog Design. *IEEE Trans. Circuits Syst. II* **2022**, *69*, 4689–4693. [\[CrossRef\]](http://dx.doi.org/10.1109/TCSII.2022.3199250)
- <span id="page-12-12"></span>28. Sala, R.D.; Centurelli, F.; Scotti, G. A Novel High Performance Standard-Cell Based ULV OTA Exploiting an Improved Basic Amplifier. *IEEE Access* **2024**, *12*, 17513–17521. [\[CrossRef\]](http://dx.doi.org/10.1109/ACCESS.2024.3359157)
- <span id="page-12-13"></span>29. Aiello, O.; Crovetti, P.; Alioto, M. Ultra-Low Power and Minimal Design Effort Interfaces for the Internet of Things: Invited paper. In Proceedings of the 2019 IEEE International Circuits and Systems Symposium (ICSyS), Kuantan, Malaysia, 18–19 September 2019; pp. 18–19. [\[CrossRef\]](http://dx.doi.org/10.1109/ICSyS47076.2019.8982478)
- <span id="page-12-14"></span>30. Buzzin, A.; Cupo, S.; Giovine, E.; de Cesare, G.; Belfiore, N.P. Compliant Nano-Pliers as a Biomedical Tool at the Nanoscale: Design, Simulation and Fabrication. *Micromachines* **2020**, *11*, 1087. [\[CrossRef\]](http://dx.doi.org/10.3390/mi11121087) [\[PubMed\]](http://www.ncbi.nlm.nih.gov/pubmed/33302376)
- 31. Namdari, A.; Aiello, O.; Caviglia, D.D. 0.5V 32nW Inverter-Based Gm-C Filter for Bio-Signal Processing. In Proceedings of the 2024 IEEE International Symposium on Circuits and Systems (ISCAS), New Delhi, India, 18–19 October 2024; pp. 19–22. [\[CrossRef\]](http://dx.doi.org/10.1109/ISCAS58744.2024.10558655)
- 32. Sanchotene Silva, R.; Rodovalho, L.H.; Aiello, O.; Ramos Rodrigues, C. A 1.9 nW, Sub-1 V, 542 pA/V Linear Bulk-Driven OTA with 154 dB CMRR for Bio-Sensing Applications. *J. Low Power Electron. Appl.* **2021**, *11*, 40. [\[CrossRef\]](http://dx.doi.org/10.3390/jlpea11040040)
- 33. Aiello, O.; Crovetti, P.; Lin, L.; Alioto, M. A pW-Power Hz-Range Oscillator Operating With a 0.3–1.8-V Unregulated Supply. *IEEE J. Solid-State Circuits* **2019**, *54*, 1487–1496. [\[CrossRef\]](http://dx.doi.org/10.1109/JSSC.2018.2886336)
- 34. Buzzin, A.; Asquini, R.; Caputo, D.; de Cesare, G. Evanescent waveguide lab-on-chip for optical biosensing in food quality control. *Photonics Res.* **2022**, *10*, 1453–1461. [\[CrossRef\]](http://dx.doi.org/10.1364/PRJ.454288)
- 35. Aiello, O. Electromagnetic Susceptibility of Battery Management Systems' ICs for Electric Vehicles: Experimental Study. *Electronics* **2020**, *9*, 510. [\[CrossRef\]](http://dx.doi.org/10.3390/electronics9030510)
- <span id="page-12-15"></span>36. Aiello, O.; Crovetti, P.; Alioto, M. 5.2 Capacitance-to-Digital Converter for Operation Under Uncertain Harvested Voltage down to 0.3V with No Trimming, Reference and Voltage Regulation. In Proceedings of the 2021 IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA, 13–22 February 2021; pp. 13–22. [\[CrossRef\]](http://dx.doi.org/10.1109/ISSCC42613.2021.9365846)
- <span id="page-12-16"></span>37. Rodovalho, L.H.; Aiello, O.; Rodrigues, C.R. Ultra-Low-Voltage Inverter-Based Operational Transconductance Amplifiers with Voltage Gain Enhancement by Improved Composite Transistors. *Electronics* **2020**, *9*, 1410. [\[CrossRef\]](http://dx.doi.org/10.3390/electronics9091410)
- 38. Ballo, A.; Grasso, A.D.D.; Pennisi, S.; Susinni, G. A 0.3-V 8.5-µ a Bulk-Driven OTA. *IEEE Trans. Very Large Scale Integr. VLSI Syst.* **2023**, *31*, 1444–1448. [\[CrossRef\]](http://dx.doi.org/10.1109/TVLSI.2023.3266806)
- 39. Ballo, A.; Carvajal, R.G.; Grasso, A.D.; Luján-Martínez, C.I.; Pennisi, S.; Venezia, C. 0.35-V SR-Enhanced Bulk-Driven OTA for Loads up to 10 nF. *IEEE Trans. Circ. Syst. I* **2024**, 1–9. [\[CrossRef\]](http://dx.doi.org/10.1109/TCSI.2024.3395472)
- <span id="page-13-0"></span>40. Della Sala, R.; Centurelli, F.; Monsurró, P.; Scotti, G. On the Feasibility of Cascode and Regulated Cascode Amplifier Stages in ULV Circuits Exploiting MOS Transistors in Deep Subthreshold Operation. *IEEE Access* **2024**, *12*, 73292–73303. [\[CrossRef\]](http://dx.doi.org/10.1109/ACCESS.2024.3404037)
- <span id="page-13-1"></span>41. Kumngern, M.; Aupithak, N.; Khateb, F.; Kulej, T. 0.5 V Fifth-Order Butterworth Low-Pass Filter Using Multiple-Input OTA for ECG Applications. *Sensors* **2020**, *20*, 7343. [\[CrossRef\]](http://dx.doi.org/10.3390/s20247343) [\[PubMed\]](http://www.ncbi.nlm.nih.gov/pubmed/33371335)
- 42. Khateb, F.; Kulej, T.; Vlassis, S. Extremely Low-Voltage Bulk-Driven Tunable Transconductor. *Circuits Syst. Signal Process.* **2017**, *36*, 511–524. [\[CrossRef\]](http://dx.doi.org/10.1007/s00034-016-0329-0)
- 43. Kulej, T.; Khateb, F.; Arbet, D.; Stopjakova, V. A 0.3-V High Linear Rail-to-Rail Bulk-Driven OTA in 0.13 µm CMOS. *IEEE Trans. Circuits Syst. II* **2022**, *69*, 2046–2050. [\[CrossRef\]](http://dx.doi.org/10.1109/TCSII.2022.3144095)
- <span id="page-13-2"></span>44. Jaikla, W.; Khateb, F.; Kumngern, M.; Kulej, T.; Ranjan, R.K.; Suwanjan, P. 0.5 V Fully Differential Universal Filter Based on Multiple Input OTAs. *IEEE Access* **2020**, *8*, 187832–187839. [\[CrossRef\]](http://dx.doi.org/10.1109/ACCESS.2020.3030239)
- <span id="page-13-3"></span>45. Rodovalho, L.H.; Ramos Rodrigues, C.; Aiello, O. Self-Biased and Supply-Voltage Scalable Inverter-Based Operational Transconductance Amplifier with Improved Composite Transistors. *Electronics* **2021**, *10*, 935. [\[CrossRef\]](http://dx.doi.org/10.3390/electronics10080935)
- 46. Kulej, T. 0.5-V bulk-driven CMOS operational amplifier. *IET Circuits Devices Syst.* **2013**, *7*, 352–360. [\[CrossRef\]](http://dx.doi.org/10.1049/iet-cds.2012.0372)
- 47. Kulej, T.; Khateb, F. Design and implementation of sub 0.5-V OTAs in 0.18-µm CMOS. *Int. J. Circuit Theory Appl.* **2018**, *46*, 1129–1143. [\[CrossRef\]](http://dx.doi.org/10.1002/cta.2465)
- 48. Kulej, T.; Khateb, F. A Compact 0.3-V Class AB Bulk-Driven OTA. *IEEE Trans. Very Large Scale Integr. VLSI Syst.* **2019**, *28*, 224–232. [\[CrossRef\]](http://dx.doi.org/10.1109/TVLSI.2019.2937206)
- 49. Kulej, T.; Khateb, F. A 0.3-V 98-dB rail-to-rail OTA in 0.18 µm CMOS. *IEEE Access* **2020**, *8*, 27459–27467. [\[CrossRef\]](http://dx.doi.org/10.1109/ACCESS.2020.2972067)
- 50. Khateb, F.; Kulej, T. Design and Implementation of a 0.3-V Differential Difference Amplifier. *IEEE Trans. Circ. Syst. I* **2018**, *66*, 513–523. [\[CrossRef\]](http://dx.doi.org/10.1109/TCSI.2018.2866179)
- <span id="page-13-8"></span>51. Della Sala, R.; Centurelli, F.; Monsurrò, P.; Scotti, G.; Trifiletti, A. A 0.3V rail-to-rail three-stage OTA with high DC gain and improved robustness to PVT variations. *IEEE Access* **2023**, *11*, 19635–19644. [\[CrossRef\]](http://dx.doi.org/10.1109/ACCESS.2023.3248303)
- 52. Kulej, T.; Khateb, F. 0.4-V bulk-driven differential-difference amplifier. *Microelectron. J.* **2015**, *46*, 362–369. [\[CrossRef\]](http://dx.doi.org/10.1016/j.mejo.2015.02.009)
- 53. Kulej, T. 0.4-V bulk-driven operational amplifier with improved input stage. *Circuits Syst. Signal Process.* **2015**, *34*, 1167–1185. [\[CrossRef\]](http://dx.doi.org/10.1007/s00034-014-9906-2)
- 54. Kulej, T. 0.5-V bulk-driven OTA and its applications. *Int. J. Circuit Theory Appl.* **2015**, *43*, 187–204. [\[CrossRef\]](http://dx.doi.org/10.1002/cta.1932)
- 55. Khateb, F.; Kulej, T.; Akbari, M.; Steffan, P. 0.3-V bulk-driven nanopower OTA-C integrator in 0.18 µm CMOS. *Circuits Syst. Signal Process.* **2019**, *38*, 1333–1341. [\[CrossRef\]](http://dx.doi.org/10.1007/s00034-018-0901-x)
- <span id="page-13-4"></span>56. Centurelli, F.; Della Sala, R.; Monsurró, P.; Scotti, G.; Trifiletti, A. A novel OTA architecture exploiting current gain stages to boost bandwidth and slew-rate. *Electronics* **2021**, *10*, 1638. [\[CrossRef\]](http://dx.doi.org/10.3390/electronics10141638)
- <span id="page-13-5"></span>57. Della Sala, R.; Spinogatti, V.; Bocciarelli, C.; Centurelli, F.; Trifiletti, A. A 0.15-to-0.5 V Body-Driven Dynamic Comparator with Rail-to-Rail ICMR. *J. Low Power Electron. Appl.* **2023**, *13*, 35. [\[CrossRef\]](http://dx.doi.org/10.3390/jlpea13020035)
- 58. Aiello, O.; Crovetti, P.; Toledo, P.; Alioto, M. Rail-to-Rail Dynamic Voltage Comparator Scalable Down to pW-Range Power and 0.15-V Supply. *IEEE Trans. Circuits Syst. II* **2021**, *68*, 2675–2679. [\[CrossRef\]](http://dx.doi.org/10.1109/TCSII.2021.3059164)
- 59. Sala, R.D.; Centurelli, F.; Scotti, G.; Palumbo, G. Rail to Rail ICMR and High Performance ULV Standard-Cell-Based Comparator for Biomedical and IoT Applications. *IEEE Access* **2024**, *12*, 4642–4659. [\[CrossRef\]](http://dx.doi.org/10.1109/ACCESS.2023.3349244)
- 60. Sala, R.D.; Bocciarelli, C.; Centurelli, F.; Spinogatti, V.; Trifiletti, A. A Novel Ultra-Low Voltage Fully Synthesizable Comparator exploiting NAND Gates. In Proceedings of the 2023 18th Conference on Ph.D Research in Microelectronics and Electronics (PRIME), Valencia, Spain, 18–21 June 2023; pp. 18–21. [\[CrossRef\]](http://dx.doi.org/10.1109/PRIME58259.2023.10161936)
- <span id="page-13-6"></span>61. Aiello, O.; Crovetti, P.; Alioto, M. Fully Synthesizable, Rail-to-Rail Dynamic Voltage Comparator for Operation down to 0.3 V. In Proceedings of the 2018 IEEE International Symposium on Circuits and Systems (ISCAS), Florence, Italy, 27–30 May 2018; pp. 27–30. [\[CrossRef\]](http://dx.doi.org/10.1109/ISCAS.2018.8351106)
- <span id="page-13-7"></span>62. Ballo, A.; Pennisi, S.; Scotti, G. 0.5 V CMOS Inverter-Based Transconductance Amplifier with Quiescent Current Control. *J. Low Power Electron. Appl.* **2021**, *11*, 37. [\[CrossRef\]](http://dx.doi.org/10.3390/jlpea11040037)
- <span id="page-13-9"></span>63. Chen, T.; Naffziger, S. Comparison of adaptive body bias (ABB) and adaptive supply voltage (ASV) for improving delay and leakage under the presence of process variation. *IEEE Trans. Very Large Scale Integr. VLSI Syst.* **2003**, *11*, 888–899. [\[CrossRef\]](http://dx.doi.org/10.1109/TVLSI.2003.817120)
- 64. Eireiner, M.; Henzler, S.; Georgakos, G.; Berthold, J.; Schmitt-Landsiedel, D. Local Supply Voltage Adjustment for Low Power Parametric Yield Increase. In Proceedings of the 2006 32nd European Solid-State Circuits Conference, Montreux, Switzerland, 19–21 September 2006; pp. 98–101. [\[CrossRef\]](http://dx.doi.org/10.1109/ESSCIR.2006.307540)
- <span id="page-13-10"></span>65. Cha, S.; Milor, L. Adaptive supply voltage and duty cycle controller for yield-power optimization of ICs. In Proceedings of the 2017 7th IEEE International Workshop on Advances in Sensors and Interfaces (IWASI), Vieste, Italy, 15–16 June 2017; pp. 133–138. [\[CrossRef\]](http://dx.doi.org/10.1109/IWASI.2017.7974233)
- <span id="page-13-11"></span>66. Nielsen, L.S.; Niessen, C.; Sparso, J.; van Berkel, K. Low-power operation using self-timed circuits and adaptive scaling of the supply voltage. *IEEE Trans. Very Large Scale Integr. VLSI Syst.* **1994**, *2*, 391–397. [\[CrossRef\]](http://dx.doi.org/10.1109/92.335008)

**Disclaimer/Publisher's Note:** The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.